holey-bytes/hbvm/src/vmrun.rs

595 lines
26 KiB
Rust
Raw Normal View History

2023-08-17 18:41:05 -05:00
//! Welcome to the land of The Great Dispatch Loop
//!
//! Have fun
use hbbytecode::RoundingMode;
2023-10-01 09:02:06 -05:00
2023-08-17 18:41:05 -05:00
use {
super::{
bmc::BlockCopier,
mem::Memory,
value::{Value, ValueVariant},
Vm, VmRunError, VmRunOk,
},
crate::{mem::Address, value::CheckedDivRem},
2023-10-01 09:02:06 -05:00
core::{cmp::Ordering, ops},
2023-08-17 18:41:05 -05:00
hbbytecode::{
OpsN, OpsO, OpsP, OpsRB, OpsRD, OpsRH, OpsRR, OpsRRAH, OpsRRB, OpsRRD, OpsRRH, OpsRRO,
OpsRROH, OpsRRP, OpsRRPH, OpsRRR, OpsRRRR, OpsRRW, OpsRW,
2023-08-17 18:41:05 -05:00
},
};
2023-10-01 09:02:06 -05:00
macro_rules! handler {
($self:expr, |$ty:ident ($($ident:pat),* $(,)?)| $expr:expr) => {{
let $ty($($ident),*) = $self.decode::<$ty>();
#[allow(clippy::no_effect)] let e = $expr;
2023-10-19 17:12:32 -05:00
$self.bump_pc::<$ty, true>();
e
2023-10-01 09:02:06 -05:00
}};
}
2023-08-17 18:41:05 -05:00
impl<Mem, const TIMER_QUOTIENT: usize> Vm<Mem, TIMER_QUOTIENT>
where
Mem: Memory,
{
/// Execute program
///
/// Program can return [`VmRunError`] if a trap handling failed
#[cfg_attr(feature = "nightly", repr(align(4096)))]
pub fn run(&mut self) -> Result<VmRunOk, VmRunError> {
use hbbytecode::opcode::*;
loop {
// Big match
//
// Contribution guide:
// - Zero register shall never be overwitten. It's value has to always be 0.
// - Prefer `Self::read_reg` and `Self::write_reg` functions
// - Extract parameters using `param!` macro
// - Prioritise speed over code size
// - Memory is cheap, CPUs not that much
// - Do not heap allocate at any cost
// - Yes, user-provided trap handler may allocate,
// but that is not our »fault«.
// - Unsafe is kinda must, but be sure you have validated everything
// - Your contributions have to pass sanitizers and Miri
// - Strictly follow the spec
// - The spec does not specify how you perform actions, in what order,
// just that the observable effects have to be performed in order and
// correctly.
// - Yes, we assume you run 64 bit CPU. Else ?conradluget a better CPU
// sorry 8 bit fans, HBVM won't run on your Speccy :(
unsafe {
match self.memory.prog_read::<u8>(self.pc as _) {
2023-08-17 18:41:05 -05:00
UN => {
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsN, true>();
2023-08-17 18:41:05 -05:00
return Err(VmRunError::Unreachable);
}
TX => {
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsN, true>();
2023-08-17 18:41:05 -05:00
return Ok(VmRunOk::End);
}
2023-10-01 09:02:06 -05:00
NOP => handler!(self, |OpsN()| ()),
ADD8 => self.binary_op(u8::wrapping_add),
ADD16 => self.binary_op(u16::wrapping_add),
ADD32 => self.binary_op(u32::wrapping_add),
ADD64 => self.binary_op(u64::wrapping_add),
SUB8 => self.binary_op(u8::wrapping_sub),
SUB16 => self.binary_op(u16::wrapping_sub),
SUB32 => self.binary_op(u32::wrapping_sub),
SUB64 => self.binary_op(u64::wrapping_sub),
MUL8 => self.binary_op(u8::wrapping_mul),
MUL16 => self.binary_op(u16::wrapping_mul),
MUL32 => self.binary_op(u32::wrapping_mul),
MUL64 => self.binary_op(u64::wrapping_mul),
2023-08-17 18:41:05 -05:00
AND => self.binary_op::<u64>(ops::BitAnd::bitand),
OR => self.binary_op::<u64>(ops::BitOr::bitor),
XOR => self.binary_op::<u64>(ops::BitXor::bitxor),
SLU8 => self.binary_op(|l, r| u8::wrapping_shl(l, r as u32)),
SLU16 => self.binary_op(|l, r| u16::wrapping_shl(l, r as u32)),
SLU32 => self.binary_op(u32::wrapping_shl),
SLU64 => self.binary_op(|l, r| u64::wrapping_shl(l, r as u32)),
SRU8 => self.binary_op(|l, r| u8::wrapping_shr(l, r as u32)),
SRU16 => self.binary_op(|l, r| u16::wrapping_shr(l, r as u32)),
SRU32 => self.binary_op(u32::wrapping_shr),
SRS8 => self.binary_op(|l: i8, r| i8::wrapping_shl(l, r as u32)),
SRS16 => self.binary_op(|l: i16, r| i16::wrapping_shl(l, r as u32)),
SRS32 => self.binary_op(|l: i32, r| i32::wrapping_shl(l, r as u32)),
SRS64 => self.binary_op(|l: i64, r| i64::wrapping_shl(l, r as u32)),
2023-10-01 09:02:06 -05:00
CMP => handler!(self, |OpsRRR(tg, a0, a1)| {
2023-08-17 18:41:05 -05:00
// Compare a0 <=> a1
// < → 0
2023-08-17 18:41:05 -05:00
// > → 1
// = → 2
2023-08-17 18:41:05 -05:00
self.write_reg(
tg,
self.read_reg(a0)
.cast::<i64>()
.cmp(&self.read_reg(a1).cast::<i64>())
as i64
+ 1,
2023-08-17 18:41:05 -05:00
);
2023-10-01 09:02:06 -05:00
}),
CMPU => handler!(self, |OpsRRR(tg, a0, a1)| {
2023-08-17 18:41:05 -05:00
// Unsigned comparsion
self.write_reg(
tg,
self.read_reg(a0)
.cast::<u64>()
.cmp(&self.read_reg(a1).cast::<u64>())
as i64
+ 1,
2023-08-17 18:41:05 -05:00
);
2023-10-01 09:02:06 -05:00
}),
DIRU8 => self.dir::<u8>(),
DIRU16 => self.dir::<u16>(),
DIRU32 => self.dir::<u32>(),
DIRU64 => self.dir::<u64>(),
DIRS8 => self.dir::<i8>(),
DIRS16 => self.dir::<i16>(),
DIRS32 => self.dir::<i32>(),
DIRS64 => self.dir::<i64>(),
2023-10-01 09:02:06 -05:00
NEG => handler!(self, |OpsRR(tg, a0)| {
2023-09-30 18:51:51 -05:00
// Bit negation
self.write_reg(tg, !self.read_reg(a0).cast::<u64>())
2023-10-01 09:02:06 -05:00
}),
NOT => handler!(self, |OpsRR(tg, a0)| {
2023-08-17 18:41:05 -05:00
// Logical negation
2023-09-30 18:51:51 -05:00
self.write_reg(tg, u64::from(self.read_reg(a0).cast::<u64>() == 0));
2023-10-01 09:02:06 -05:00
}),
SXT8 => handler!(self, |OpsRR(tg, a0)| {
self.write_reg(tg, self.read_reg(a0).cast::<i8>() as i64)
2023-10-01 09:02:06 -05:00
}),
SXT16 => handler!(self, |OpsRR(tg, a0)| {
self.write_reg(tg, self.read_reg(a0).cast::<i16>() as i64)
}),
SXT32 => handler!(self, |OpsRR(tg, a0)| {
self.write_reg(tg, self.read_reg(a0).cast::<i32>() as i64)
}),
ADDI8 => self.binary_op_imm(u8::wrapping_add),
ADDI16 => self.binary_op_imm(u16::wrapping_add),
ADDI32 => self.binary_op_imm(u32::wrapping_add),
ADDI64 => self.binary_op_imm(u64::wrapping_add),
MULI8 => self.binary_op_imm(u8::wrapping_sub),
MULI16 => self.binary_op_imm(u16::wrapping_sub),
MULI32 => self.binary_op_imm(u32::wrapping_sub),
MULI64 => self.binary_op_imm(u64::wrapping_sub),
2023-08-17 18:41:05 -05:00
ANDI => self.binary_op_imm::<u64>(ops::BitAnd::bitand),
ORI => self.binary_op_imm::<u64>(ops::BitOr::bitor),
XORI => self.binary_op_imm::<u64>(ops::BitXor::bitxor),
SLUI8 => self.binary_op_ims::<u8>(ops::Shl::shl),
SLUI16 => self.binary_op_ims::<u16>(ops::Shl::shl),
SLUI32 => self.binary_op_ims::<u32>(ops::Shl::shl),
SLUI64 => self.binary_op_ims::<u64>(ops::Shl::shl),
SRUI8 => self.binary_op_ims::<u8>(ops::Shr::shr),
SRUI16 => self.binary_op_ims::<u16>(ops::Shr::shr),
SRUI32 => self.binary_op_ims::<u32>(ops::Shr::shr),
SRUI64 => self.binary_op_ims::<u64>(ops::Shr::shr),
SRSI8 => self.binary_op_ims::<i8>(ops::Shr::shr),
SRSI16 => self.binary_op_ims::<i16>(ops::Shr::shr),
SRSI32 => self.binary_op_ims::<i32>(ops::Shr::shr),
SRSI64 => self.binary_op_ims::<i64>(ops::Shr::shr),
2023-10-01 09:02:06 -05:00
CMPI => handler!(self, |OpsRRD(tg, a0, imm)| {
2023-08-17 18:41:05 -05:00
self.write_reg(
tg,
self.read_reg(a0)
.cast::<i64>()
.cmp(&Value::from(imm).cast::<i64>())
as i64,
);
2023-10-01 09:02:06 -05:00
}),
CMPUI => handler!(self, |OpsRRD(tg, a0, imm)| {
2023-08-17 18:41:05 -05:00
self.write_reg(tg, self.read_reg(a0).cast::<u64>().cmp(&imm) as i64);
2023-10-01 09:02:06 -05:00
}),
CP => handler!(self, |OpsRR(tg, a0)| {
2023-08-17 18:41:05 -05:00
self.write_reg(tg, self.read_reg(a0));
2023-10-01 09:02:06 -05:00
}),
SWA => handler!(self, |OpsRR(r0, r1)| {
2023-08-17 18:41:05 -05:00
// Swap registers
match (r0, r1) {
(0, 0) => (),
(dst, 0) | (0, dst) => self.write_reg(dst, 0_u64),
(r0, r1) => {
core::ptr::swap(
self.registers.get_unchecked_mut(usize::from(r0)),
self.registers.get_unchecked_mut(usize::from(r1)),
);
}
}
2023-10-01 09:02:06 -05:00
}),
LI8 => handler!(self, |OpsRB(tg, imm)| self.write_reg(tg, imm)),
LI16 => handler!(self, |OpsRH(tg, imm)| self.write_reg(tg, imm)),
LI32 => handler!(self, |OpsRW(tg, imm)| self.write_reg(tg, imm)),
LI64 => handler!(self, |OpsRD(tg, imm)| self.write_reg(tg, imm)),
2023-10-01 09:02:06 -05:00
LRA => handler!(self, |OpsRRO(tg, reg, imm)| {
self.write_reg(
tg,
(self.pc + self.read_reg(reg).cast::<u64>() + imm + 3_u16).get(),
);
}),
LD => handler!(self, |OpsRRAH(dst, base, off, count)| {
2023-08-17 18:41:05 -05:00
// Load. If loading more than register size, continue on adjecent registers
self.load(dst, base, off, count)?;
2023-10-01 09:02:06 -05:00
}),
ST => handler!(self, |OpsRRAH(dst, base, off, count)| {
2023-08-17 18:41:05 -05:00
// Store. Same rules apply as to LD
self.store(dst, base, off, count)?;
2023-10-01 09:02:06 -05:00
}),
LDR => handler!(self, |OpsRROH(dst, base, off, count)| {
self.load(
dst,
base,
u64::from(off).wrapping_add((self.pc + 3_u64).get()),
count,
)?;
}),
STR => handler!(self, |OpsRROH(dst, base, off, count)| {
self.store(
dst,
base,
u64::from(off).wrapping_add((self.pc + 3_u64).get()),
count,
)?;
}),
2023-08-17 18:41:05 -05:00
BMC => {
// Block memory copy
match if let Some(copier) = &mut self.copier {
// There is some copier, poll.
copier.poll(&mut self.memory)
} else {
// There is none, make one!
2023-09-26 16:36:27 -05:00
let OpsRRH(src, dst, count) = self.decode();
2023-08-17 18:41:05 -05:00
self.copier = Some(BlockCopier::new(
Address::new(self.read_reg(src).cast()),
Address::new(self.read_reg(dst).cast()),
2023-08-17 18:41:05 -05:00
count as _,
));
self.copier
.as_mut()
.unwrap_unchecked() // SAFETY: We just assigned there
.poll(&mut self.memory)
} {
// We are done, shift program counter
core::task::Poll::Ready(Ok(())) => {
self.copier = None;
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsRRH, true>();
2023-08-17 18:41:05 -05:00
}
// Error, shift program counter (for consistency)
// and yield error
core::task::Poll::Ready(Err(e)) => {
return Err(e.into());
}
// Not done yet, proceed to next cycle
core::task::Poll::Pending => (),
}
}
2023-10-01 09:02:06 -05:00
BRC => handler!(self, |OpsRRB(src, dst, count)| {
2023-08-17 18:41:05 -05:00
// Block register copy
if src.checked_add(count).is_none() || dst.checked_add(count).is_none() {
return Err(VmRunError::RegOutOfBounds);
}
core::ptr::copy(
self.registers.get_unchecked(usize::from(src)),
self.registers.get_unchecked_mut(usize::from(dst)),
usize::from(count),
);
2023-10-01 09:02:06 -05:00
}),
JMP => handler!(self, |OpsO(off)| self.pc = self.pc.wrapping_add(off)),
JAL => handler!(self, |OpsRRW(save, reg, offset)| {
2023-08-17 18:41:05 -05:00
// Jump and link. Save PC after this instruction to
2023-10-19 17:42:45 -05:00
// specified register and jump to reg + relative offset.
self.write_reg(save, self.pc.get());
self.pc = self
.pc
.wrapping_add(self.read_reg(reg).cast::<u64>())
.wrapping_add(offset);
}),
JALA => handler!(self, |OpsRRW(save, reg, offset)| {
// Jump and link. Save PC after this instruction to
// specified register and jump to reg
self.write_reg(save, self.pc.get());
2023-09-26 16:36:27 -05:00
self.pc = Address::new(
self.read_reg(reg).cast::<u64>().wrapping_add(offset.into()),
);
2023-10-01 09:02:06 -05:00
}),
2023-08-17 18:41:05 -05:00
// Conditional jumps, jump only to immediates
JEQ => self.cond_jmp::<u64>(Ordering::Equal),
2023-10-01 09:02:06 -05:00
JNE => handler!(self, |OpsRRP(a0, a1, ja)| {
2023-08-17 18:41:05 -05:00
if self.read_reg(a0).cast::<u64>() != self.read_reg(a1).cast::<u64>() {
2023-09-26 16:36:27 -05:00
self.pc = Address::new(
((self.pc.get() as i64).wrapping_add(ja as i64)) as u64,
)
2023-08-17 18:41:05 -05:00
}
2023-10-01 09:02:06 -05:00
}),
2023-08-17 18:41:05 -05:00
JLT => self.cond_jmp::<u64>(Ordering::Less),
JGT => self.cond_jmp::<u64>(Ordering::Greater),
JLTU => self.cond_jmp::<i64>(Ordering::Less),
JGTU => self.cond_jmp::<i64>(Ordering::Greater),
2023-09-30 18:51:51 -05:00
ECA => {
2023-08-17 18:41:05 -05:00
// So we don't get timer interrupt after ECALL
if TIMER_QUOTIENT != 0 {
self.timer = self.timer.wrapping_add(1);
}
2023-10-01 09:02:06 -05:00
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsN, true>();
2023-08-17 18:41:05 -05:00
return Ok(VmRunOk::Ecall);
}
2023-09-30 18:51:51 -05:00
EBP => {
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsN, true>();
2023-09-30 18:51:51 -05:00
return Ok(VmRunOk::Breakpoint);
}
FADD32 => self.binary_op::<f32>(ops::Add::add),
FADD64 => self.binary_op::<f64>(ops::Add::add),
FSUB32 => self.binary_op::<f32>(ops::Sub::sub),
FSUB64 => self.binary_op::<f64>(ops::Sub::sub),
FMUL32 => self.binary_op::<f32>(ops::Mul::mul),
FMUL64 => self.binary_op::<f64>(ops::Mul::mul),
FDIV32 => self.binary_op::<f32>(ops::Div::div),
FDIV64 => self.binary_op::<f64>(ops::Div::div),
FMA32 => self.fma::<f32>(),
FMA64 => self.fma::<f64>(),
FINV32 => handler!(self, |OpsRR(tg, reg)| {
self.write_reg(tg, 1. / self.read_reg(reg).cast::<f32>())
}),
FINV64 => handler!(self, |OpsRR(tg, reg)| {
self.write_reg(tg, 1. / self.read_reg(reg).cast::<f64>())
}),
FCMPLT32 => self.fcmp::<f32>(Ordering::Less),
FCMPLT64 => self.fcmp::<f64>(Ordering::Less),
FCMPGT32 => self.fcmp::<f32>(Ordering::Greater),
FCMPGT64 => self.fcmp::<f64>(Ordering::Greater),
ITF32 => handler!(self, |OpsRR(tg, reg)| {
self.write_reg(tg, self.read_reg(reg).cast::<i64>() as f32);
}),
ITF64 => handler!(self, |OpsRR(tg, reg)| {
self.write_reg(tg, self.read_reg(reg).cast::<i64>() as f64);
}),
FTI32 => handler!(self, |OpsRRB(tg, reg, mode)| {
self.write_reg(
tg,
crate::float::f32toint(
self.read_reg(reg).cast::<f32>(),
RoundingMode::try_from(mode)
.map_err(|()| VmRunError::InvalidOperand)?,
),
);
2023-10-01 09:02:06 -05:00
}),
FTI64 => handler!(self, |OpsRRB(tg, reg, mode)| {
2023-08-17 18:41:05 -05:00
self.write_reg(
tg,
crate::float::f64toint(
self.read_reg(reg).cast::<f64>(),
RoundingMode::try_from(mode)
.map_err(|()| VmRunError::InvalidOperand)?,
),
2023-08-17 18:41:05 -05:00
);
2023-10-01 09:02:06 -05:00
}),
FC32T64 => handler!(self, |OpsRR(tg, reg)| {
self.write_reg(tg, self.read_reg(reg).cast::<f32>() as f64);
2023-10-01 09:02:06 -05:00
}),
FC64T32 => handler!(self, |OpsRRB(tg, reg, mode)| {
self.write_reg(
tg,
crate::float::conv64to32(
self.read_reg(reg).cast(),
RoundingMode::try_from(mode)
.map_err(|()| VmRunError::InvalidOperand)?,
),
)
2023-10-01 09:02:06 -05:00
}),
LRA16 => handler!(self, |OpsRRP(tg, reg, imm)| {
self.write_reg(
tg,
(self.pc + self.read_reg(reg).cast::<u64>() + imm + 3_u16).get(),
);
}),
LDR16 => handler!(self, |OpsRRPH(dst, base, off, count)| {
self.load(dst, base, u64::from(off).wrapping_add(self.pc.get()), count)?;
2023-10-01 09:02:06 -05:00
}),
STR16 => handler!(self, |OpsRRPH(dst, base, off, count)| {
self.store(dst, base, u64::from(off).wrapping_add(self.pc.get()), count)?;
2023-10-01 09:02:06 -05:00
}),
JMP16 => handler!(self, |OpsP(off)| self.pc = self.pc.wrapping_add(off)),
2023-08-17 18:41:05 -05:00
op => return Err(VmRunError::InvalidOpcode(op)),
}
}
if TIMER_QUOTIENT != 0 {
self.timer = self.timer.wrapping_add(1);
if self.timer % TIMER_QUOTIENT == 0 {
return Ok(VmRunOk::Timer);
}
}
}
}
2023-10-01 09:02:06 -05:00
/// Bump instruction pointer
#[inline(always)]
2023-10-19 17:12:32 -05:00
fn bump_pc<T: Copy, const PAST_OP: bool>(&mut self) {
2023-10-19 17:42:45 -05:00
self.pc = self
.pc
.wrapping_add(core::mem::size_of::<T>() + PAST_OP as usize);
2023-10-01 09:02:06 -05:00
}
2023-08-17 18:41:05 -05:00
/// Decode instruction operands
#[inline(always)]
unsafe fn decode<T: Copy>(&mut self) -> T {
self.memory.prog_read::<T>(self.pc + 1_u64)
2023-08-17 18:41:05 -05:00
}
/// Load
#[inline(always)]
unsafe fn load(
&mut self,
dst: u8,
base: u8,
offset: u64,
count: u16,
) -> Result<(), VmRunError> {
let n: u8 = match dst {
0 => 1,
_ => 0,
};
self.memory.load(
self.ldst_addr_uber(dst, base, offset, count, n)?,
self.registers
.as_mut_ptr()
.add(usize::from(dst) + usize::from(n))
.cast(),
usize::from(count).wrapping_sub(n.into()),
)?;
Ok(())
}
/// Store
#[inline(always)]
unsafe fn store(
&mut self,
dst: u8,
base: u8,
offset: u64,
count: u16,
) -> Result<(), VmRunError> {
self.memory.store(
self.ldst_addr_uber(dst, base, offset, count, 0)?,
self.registers.as_ptr().add(usize::from(dst)).cast(),
count.into(),
)?;
Ok(())
}
2023-08-17 18:41:05 -05:00
/// Perform binary operating over two registers
#[inline(always)]
unsafe fn binary_op<T: ValueVariant>(&mut self, op: impl Fn(T, T) -> T) {
2023-09-26 16:36:27 -05:00
let OpsRRR(tg, a0, a1) = self.decode();
2023-08-17 18:41:05 -05:00
self.write_reg(
tg,
op(self.read_reg(a0).cast::<T>(), self.read_reg(a1).cast::<T>()),
);
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsRRR, true>();
2023-08-17 18:41:05 -05:00
}
/// Perform binary operation over register and immediate
#[inline(always)]
unsafe fn binary_op_imm<T: ValueVariant>(&mut self, op: impl Fn(T, T) -> T) {
let OpsRR(tg, reg) = self.decode();
let imm: T = self.decode();
self.write_reg(tg, op(self.read_reg(reg).cast::<T>(), imm));
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsRRD, false>();
self.bump_pc::<T, true>();
2023-08-17 18:41:05 -05:00
}
/// Perform binary operation over register and shift immediate
#[inline(always)]
unsafe fn binary_op_ims<T: ValueVariant>(&mut self, op: impl Fn(T, u32) -> T) {
2023-09-26 16:36:27 -05:00
let OpsRRW(tg, reg, imm) = self.decode();
2023-08-17 18:41:05 -05:00
self.write_reg(tg, op(self.read_reg(reg).cast::<T>(), imm));
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsRRW, true>();
2023-09-26 16:36:27 -05:00
}
/// Fused division-remainder
#[inline(always)]
unsafe fn dir<T: ValueVariant + CheckedDivRem>(&mut self) {
handler!(self, |OpsRRRR(td, tr, a0, a1)| {
let a0 = self.read_reg(a0).cast::<T>();
let a1 = self.read_reg(a1).cast::<T>();
if let Some(div) = a0.checked_div(a1) {
self.write_reg(td, div);
} else {
self.write_reg(td, -1_i64);
}
if let Some(rem) = a0.checked_rem(a1) {
self.write_reg(tr, rem);
} else {
self.write_reg(tr, a0);
}
});
}
/// Fused multiply-add
#[inline(always)]
unsafe fn fma<T>(&mut self)
where
T: ValueVariant + core::ops::Mul<Output = T> + core::ops::Add<Output = T>,
{
handler!(self, |OpsRRRR(tg, a0, a1, a2)| {
let a0 = self.read_reg(a0).cast::<T>();
let a1 = self.read_reg(a1).cast::<T>();
let a2 = self.read_reg(a2).cast::<T>();
self.write_reg(tg, a0 * a1 + a2)
});
}
/// Float comparsion
#[inline(always)]
unsafe fn fcmp<T: PartialOrd + ValueVariant>(&mut self, nan: Ordering) {
handler!(self, |OpsRRR(tg, a0, a1)| {
let a0 = self.read_reg(a0).cast::<T>();
let a1 = self.read_reg(a1).cast::<T>();
self.write_reg(tg, (a0.partial_cmp(&a1).unwrap_or(nan) as i8 + 1) as u8)
});
}
2023-09-26 16:36:27 -05:00
/// Jump at `PC + #3` if ordering on `#0 <=> #1` is equal to expected
2023-08-17 18:41:05 -05:00
#[inline(always)]
unsafe fn cond_jmp<T: ValueVariant + Ord>(&mut self, expected: Ordering) {
2023-09-26 16:36:27 -05:00
let OpsRRP(a0, a1, ja) = self.decode();
2023-08-17 18:41:05 -05:00
if self
.read_reg(a0)
.cast::<T>()
.cmp(&self.read_reg(a1).cast::<T>())
== expected
{
2023-09-26 16:36:27 -05:00
self.pc = Address::new(((self.pc.get() as i64).wrapping_add(ja as i64)) as u64);
2023-08-17 18:41:05 -05:00
}
2023-10-01 09:02:06 -05:00
2023-10-19 17:12:32 -05:00
self.bump_pc::<OpsRRP, true>();
2023-08-17 18:41:05 -05:00
}
/// Read register
#[inline(always)]
2023-09-26 16:36:27 -05:00
fn read_reg(&self, n: u8) -> Value {
unsafe { *self.registers.get_unchecked(n as usize) }
2023-08-17 18:41:05 -05:00
}
/// Write a register.
/// Writing to register 0 is no-op.
#[inline(always)]
2023-09-26 16:36:27 -05:00
fn write_reg(&mut self, n: u8, value: impl Into<Value>) {
2023-08-17 18:41:05 -05:00
if n != 0 {
2023-09-26 16:36:27 -05:00
unsafe { *self.registers.get_unchecked_mut(n as usize) = value.into() };
2023-08-17 18:41:05 -05:00
}
}
/// Load / Store Address check-computation überfunction
#[inline(always)]
unsafe fn ldst_addr_uber(
&self,
dst: u8,
base: u8,
offset: u64,
size: u16,
adder: u8,
) -> Result<Address, VmRunError> {
2023-08-17 18:41:05 -05:00
let reg = dst.checked_add(adder).ok_or(VmRunError::RegOutOfBounds)?;
if usize::from(reg) * 8 + usize::from(size) > 2048 {
Err(VmRunError::RegOutOfBounds)
} else {
self.read_reg(base)
.cast::<u64>()
.checked_add(offset)
.and_then(|x| x.checked_add(adder.into()))
.ok_or(VmRunError::AddrOutOfBounds)
.map(Address::new)
2023-08-17 18:41:05 -05:00
}
}
}